

# High Efficiency 6-CH LED Backlight Driver with Dual LCD Bias Power

#### **Features**

- ➤ Backlight LED Driver
- Wide input range: 2.7V~5.5V
- High efficiency step-up LED driver with 6-Ch current sinks, up to 40V boost voltage.
  - Up to 30mA/Ch in backlight mode
  - ±0.7% current matching at 20mA
  - ±2.2% current accuracy at 20mA
- I<sup>2</sup>C/PWM dual dimming control scheme
  - High resolution I<sup>2</sup>C 11-bit linear or exponential dimming
  - Wide range PWM dimming
    - 100Hz to 100kHz frequency
    - 0.2% to 100% duty cycle at 20kHz
- Programmable current sink turn on/off ramp time/shape and transition ramp up/down time
- 1.0MHz typical boost switching frequency
- Programmable input PWM hysteresis to minimize jitter at low PWM duty cycle
- Programmable OVP and current limitation
- LED open/short protection
- > LCD Panel Bias
- Wide input range: 2.7V~5.5V
- Programmable dual output Bias regulator using a single inductor
- Programmable ramp time for OUTP and OUTN
- · Charge pump PFM mode at light load
- LCD Bias efficiency: up to 85%
- Wide dual output voltage range  $\pm 4.0 \text{V}$  to  $\pm 6.3 \text{V}$  (50mV/step) and output current up to 200mA at  $V_{\text{IN}} \geqslant 2.9 \text{ V}$
- · Active output discharge function
- · Current limitation and short protection
- Others
- System level input UVLO
- Thermal shutdown protection
- Low shutdown current <1µA</li>
- Flexible I<sup>2</sup>C interface
- Pb-free Packages: WLCSP-28
- RoHS and Green Compliant
- -40°C to +85°C Temperature Range

# **Applications**

· Tablet Backlight and Bias

# **Brief Description**

KTZ8866 is the ideal power solution for LED backlighting and LCD bias power of medium size panels. It integrates a step-up converter for LED backlighting, a step-up converter with LDO and inverting charge pump for LCD bias power, resulting in a simpler and smaller solution with fewer external components. High switching frequency allows the use of a smaller inductor and capacitor. Its input operating range is from 2.7V to 5.5V, accommodating 1-cell lithium ion batteries or 5V supply.

The LED driver's six regulated current sinks can regulate up to 30mA with its maximum boost output voltage up to 40V. 11-bit linear or exponential I<sub>LED</sub> resolution can be obtained over I<sup>2</sup>C or PWM dimming. For additional flexibility, PWM dimming offers wide range frequency and duty cycle to support Content Adaptive Brightness Control (CABC).

The LCD bias power section includes a step-up converter, LDO and an inverting charge pump to generate dual outputs, OUTP and OUTN, whose voltages can be programmed via an I<sup>2</sup>C interface. By integrating synchronous rectification MOSFETs for the step-up converter and charge pump, the KTZ8866 maximizes conversion efficiency up to 85%.

Various protection features are built into KTZ8866, including inductor current limit protection, output short circuit protection, output over-voltage protection, LED fault (open or short) protection and thermal shutdown protection.

KTZ8866 is equipped with I<sup>2</sup>C interface for various controls and status monitor.

KTZ8866 is available in a RoHS and Green compliant 28-ball 1.73mm x 2.92mm x 0.62mm WLCSP package.



# **Typical Application**





# **Pin Descriptions**

| Pin#   | Name     | Function                                                                                        |
|--------|----------|-------------------------------------------------------------------------------------------------|
| A1     | OUTN     | Charge pump output pin of the negative power. Bypass with a 10µF ceramic capacitor to PGND_CHP. |
| A2     | CFLY2    | Negative charge pump flying capacitor negative connection.                                      |
| А3     | PGND_CHP | Power ground for negative charge pump.                                                          |
| A4     | CFLY1    | Negative charge pump flying capacitor pin positive connection.                                  |
| B1     | VIN      | Input supply pin for the IC, bypass with a 10µF ceramic capacitor to GND.                       |
| B2     | ENN      | Enable pin for negative power (OUTN), 300KΩ pull down resistor to GND                           |
| В3     | ENP      | Enable pin for positive power (OUTP), 300KΩ pull down resistor to GND                           |
| B4     | OUTP     | LDO output pin of the positive power, bypass with a 10µF ceramic capacitor.                     |
| C1     | S1       | Regulated output current sink #1.                                                               |
| C2     | SCL      | Clock of the I <sup>2</sup> C interface.                                                        |
| C3     | SDA      | Bi-directional data pin of the I <sup>2</sup> C interface.                                      |
| C4     | REG      | LCD-Bias Boost converter output pin, bypass a 10µF ceramic capacitor to PGND_LCD                |
| D1     | S2       | Regulated output current sink #2.                                                               |
| D2     | PWM      | PWM dimming input pin, 300kΩ pull-down resistor at this pin to GND.                             |
| D3     | HWEN     | Active high hardware enable pin, 400kΩ pull-down resistor to GND.                               |
| D4     | LX_LCD   | Switching node of the LCD Bias boost converter.                                                 |
| E1     | S3       | Regulated output current sink #3.                                                               |
| E2     | SGND     | Ground pin for sink driver.                                                                     |
| E3     | AGND     | Analog ground pin.                                                                              |
| E4     | PGND_LCD | Power ground for LCD Bias power supply boost converter.                                         |
| F1     | S4       | Regulated output current sink #4.                                                               |
| F2     | VOUT     | Output voltage sense pin of the step-up converter.                                              |
| F3, F4 | PGND_BL  | Power Ground for LED boost converter.                                                           |
| G1     | S5       | Regulated output current sink #5.                                                               |
| G2     | S6       | Regulated output current sink #6.                                                               |
| G3, G4 | LX_BL    | Switching pin of the LED step-up converter.                                                     |



#### **WLCSP47-28**



# 28-Bump 1.73mm x 2.92mm x 0.62mm WLCSP Package

Top Mark

WW = Device ID Code, XX = Date Code

YY = Assembly Code, ZZZZ = Serial Number



# Absolute Maximum Ratings<sup>1</sup>

 $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ 

| Symbol                           | Description                                               | Value           | Units |
|----------------------------------|-----------------------------------------------------------|-----------------|-------|
| VIN                              | Input Voltage                                             | -0.3 to 6       | V     |
| LX BL                            | LX_BL to GND DC                                           | -0.3 to 42      | V     |
| LA_BL                            | LX_BL to GND AC Transient: 100 ns                         | -1.0 to 44      | V     |
| VOUT                             | LED Backlight driver output node                          | -0.3 to 42      | V     |
| S1, S2, S3, S4, S5, S6           | LED Backlight driver current sink                         | -0.3 to 32      | V     |
| HWEN, SCL, SDA, PWM,<br>ENP, ENN | Control Pins                                              | -0.3 to VIN+0.3 | V     |
| LX_LCD, CFLY1, OUTP, REG         | LCD Bias power positive voltage and switching node        | -0.3 to 7       | V     |
| OUTN, CFLY2                      | LCD Bias power negative output voltage and switching node | -7 to 0.3       | V     |
| T <sub>J</sub>                   | Junction Operating Temperature Range                      | -40 to 150      | °C    |
| T <sub>S</sub>                   | Storage Temperature Range                                 | -65 to 150      | °C    |
| T <sub>LEAD</sub>                | Maximum Soldering Temperature (at leads, 10 sec)          | 300             | °C    |
| ESD                              | HBM Electrical Static Discharge                           | 2.0             | kV    |

# **ESD Ratings**

| Symbol | Description                                                    | Value | Units |
|--------|----------------------------------------------------------------|-------|-------|
| VESD   | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001             | ±2000 | V     |
| VESD   | Charge device model (CDM), per JEDEC specification JESD22-C101 | ±500  | V     |

# Thermal Capabilities<sup>2</sup>

| Symbol              | Description                                        | Value  | Units |
|---------------------|----------------------------------------------------|--------|-------|
| θЈА                 | Thermal Resistance – Junction to Ambient           | 66.8   | °C/W  |
| PD                  | Maximum Power Dissipation at T <sub>A</sub> ≤ 25°C | 1870   | mW    |
| ΔΡ <sub>D</sub> /ΔΤ | Derating Factor Above T <sub>A</sub> = 25°C        | -14.97 | mW/°C |

# **Ordering Information**

| Part Number    | Marking <sup>3</sup> | Operating<br>Temperature | Package  |
|----------------|----------------------|--------------------------|----------|
| KTZ8866EKAA-TR | PRXXYYZZZZ           | -40°C to +85°C           | WLCSP-28 |

January 2022 - Revision 04b Page 5 of 37 Company Confidential

Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation at conditions other than the operating conditions specified is not implied. Only one Absolute Maximum rating should be applied at any one time.

<sup>2.</sup> Junction to Ambient thermal resistance is highly dependent on PCB layout. Values are based on thermal properties of the device when soldered to an EV board.

<sup>3.</sup> PR = Device ID Code, XX = Date Code, YY = Assembly Code, ZZZZ = Serial Number.



Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C, while *Typ* values are specified at room temperature (25°C).  $V_{IN} = 3.6$ V.

| Symbol               | <b>Description</b> Conditions                                                                      |                                                                                               | Min  | Тур  | Max  | Units |
|----------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|-------|
| IC Supply            |                                                                                                    |                                                                                               |      |      |      |       |
| VIN                  | Input operating range                                                                              |                                                                                               | 2.7  |      | 5.5  | V     |
| UVLO                 | Input under voltage lockout                                                                        | Rising edge                                                                                   |      | 2.45 | 2.65 | V     |
| UVLO <sub>HYST</sub> | UVLO hysteresis                                                                                    |                                                                                               |      | 0.05 |      | V     |
| lα                   | IC standby current                                                                                 | HWEN = V <sub>IN</sub> , LCD Boost disabled,<br>LED Boost and Current Sink disabled.          |      | 1    | 7    | μA    |
| ILCD_EN              | Bias power no load current  LED Boost and Current Sink disabled.  OUTP, OUTN enabled with no load. |                                                                                               |      | 1.1  | 1.3  | mA    |
| I <sub>SHDN</sub>    | IC shutdown V <sub>IN</sub> current                                                                | HWEN = 0, ENP = ENN = GND                                                                     |      | 1    | 3    | μΑ    |
| <b>Boost Conv</b>    | erter for LED Backlight                                                                            |                                                                                               |      |      |      |       |
| R <sub>DS(ON)</sub>  | NMOS on-resistance                                                                                 | V <sub>IN</sub> =3.6V, I <sub>SW</sub> = 250mA, T <sub>A</sub> = 25°C                         |      | 0.2  | 0.3  | Ω     |
| I <sub>LIM</sub>     | Peak NMOS current limit                                                                            | Reg 0x11[1:0]=00, T <sub>A</sub> = 25°C                                                       | 1.02 | 1.2  | 1.38 | Α     |
| Fsw                  | Oscillator frequency                                                                               | T <sub>A</sub> = 25°C                                                                         | 0.9  | 1.0  | 1.1  | MHz   |
| EFFLEDBST            | Boost Efficiency <sup>5</sup>                                                                      | V <sub>IN</sub> = 3.6V, I <sub>LED</sub> = 5mA/ch, 6P6S LEDS,<br>Typical application circuit. |      | 87   |      | %     |
| D <sub>MAX</sub>     | Maximum duty cycle <sup>5</sup>                                                                    | $F_{SW} = 1MHz$ , $T_A = 25^{\circ}C$                                                         | 89   | 94   |      | %     |
| Vaus                 | OVP threshold                                                                                      | Reg 0x02[7:5]=111, default, T <sub>A</sub> = 25°C                                             | 38.5 | 40   | 41.3 | V     |
| Vovp                 | OVP hysteresis                                                                                     |                                                                                               | _    | 2    |      | V     |

January 2022 - Revision 04b Page 6 of 37 Company Confidential

<sup>4.</sup> KTZ8866 is guaranteed to meet performance specifications over the -40°C to +85°C operating temperature range by design, characterization and correlation with statistical process controls.

<sup>5.</sup> Guarantee by characterization and/or simulation.



Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C, while *Typ* values are specified at room temperature (25°C).  $V_{IN} = 3.6$ V.

| Symbol                  | Description                                      | Conditions                                                                                           | Min  | Тур   | Max  | Units            |
|-------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|------|-------|------|------------------|
| Current Sink            | for LED Backlight                                |                                                                                                      |      |       |      |                  |
|                         |                                                  | Current setting = 30mA, T <sub>A</sub> = 25°C                                                        | -2.0 |       | 2.0  | %                |
| Isink_acc               | Output current accuracy                          | Current setting = 20mA, T <sub>A</sub> = 25°C                                                        | -2.2 |       | 2.2  | %                |
|                         |                                                  | Current setting = 1mA, T <sub>A</sub> = 25°C                                                         | -3.0 |       | 3.0  | %                |
|                         |                                                  | Current setting = 30mA, T <sub>A</sub> = 25°C                                                        | -0.7 |       | 0.7  | %                |
| SINK_MATCH              | Output current matching <sup>6</sup>             | Current setting = 20mA, T <sub>A</sub> = 25°C                                                        | -0.7 |       | 0.7  | %                |
|                         |                                                  | Current setting = 1mA, T <sub>A</sub> = 25°C                                                         | -1.5 |       | 1.5  | %                |
| V <sub>HR</sub>         | Current sink head room voltage                   |                                                                                                      |      | 0.45  |      | V                |
| ILED_MIN                | Minimum LED current per string                   | Linear or Exponential mapping                                                                        |      | 60    |      | μA               |
| ı                       | LED stor size5                                   | Exponential Mode                                                                                     |      | 0.3   |      | %                |
| ISTEP                   | LED step size <sup>5</sup>                       | Linear Mode                                                                                          |      | 14.63 |      | μA               |
| Vsov                    | Current sink over voltage threshold <sup>5</sup> |                                                                                                      |      | 6     |      | V                |
| T <sub>FAULT</sub>      | Current sink fault delay                         |                                                                                                      | 50   | 60    | 70   | ms               |
| Boost Conve             | rter for LCD Power Bias                          |                                                                                                      |      |       |      |                  |
| V                       | LCD boost output voltage range                   |                                                                                                      | 4    |       | 6.6  | V                |
| $V_{REG}$               | LCD boost output voltage step size5              |                                                                                                      |      | 50    |      | mV               |
| I <sub>REG_LIM</sub>    | Peak current limit                               | V <sub>IN</sub> = 3.6V, T <sub>A</sub> = 25°C                                                        | 1.3  | 1.45  |      | Α                |
| Fsw                     | Oscillator frequency                             | Continuous Mode, T <sub>A</sub> = 25°C                                                               | 1.8  | 2.0   | 2.2  | MHz              |
| EFFLCDBST               | Efficiency <sup>5</sup>                          | V <sub>IN</sub> = 3.6 V, V <sub>REG_OUT</sub> = 5.9 V, 6mA < Io < 400mA, Typical application circuit |      | 85    |      | %                |
| R <sub>ON_HS</sub>      | High side FET on resistance                      | V <sub>IN</sub> = 3.6V, T <sub>A</sub> = 25°C                                                        |      | 390   | 500  | mΩ               |
| R <sub>ON_LS</sub>      | Low side FET on resistance                       | V <sub>IN</sub> = 3.6V, T <sub>A</sub> = 25°C                                                        |      | 200   | 250  | mΩ               |
| V <sub>REG_PP</sub>     | LCD boost output ripple <sup>5</sup>             | Io = 5mA and 200mA, Co = 10μF                                                                        |      | 50    |      | mV <sub>PP</sub> |
| D <sub>MAX</sub>        | Maximum duty cycle                               |                                                                                                      | 80   | 86    |      | %                |
| OUTP-Positiv            | ve Output                                        |                                                                                                      |      |       |      |                  |
|                         | Positive output voltage range                    |                                                                                                      | 4.0  |       | 6.3  | V                |
| OUTP                    | Output voltage step size <sup>5</sup>            |                                                                                                      |      | 50    |      | mV               |
|                         | Output voltage accuracy                          | V <sub>OUTP</sub> = 5.5V, no load                                                                    | -1.5 |       | +1.5 | %                |
| IOUTP_MAX               | Maximum output current limit                     |                                                                                                      | 200  |       |      | mA               |
| IOUTP_LIM               | Positive output current limit                    | V <sub>IN</sub> = 3.6V, T <sub>A</sub> = 25°C                                                        | 200  | 255   | 300  | mA               |
| V <sub>OUTP_LOREG</sub> | VOUTP LDO load regulation <sup>5</sup>           | 0 ≤ lo ≤ l <sub>OUTP_MAX</sub>                                                                       |      |       | 80   | mV               |
| V <sub>OUTP_DO</sub>    | VOUTP LDO dropout voltage⁵                       | IOUTP = IOUTP_MAX, VOUTP = 5.5V                                                                      |      |       | 200  | mV               |
| Toutp_ss                | Startup time                                     | Co = 10µF, Voutp = 5.75V, Voutp_ramp = 2b'01                                                         |      | 456   |      | μs               |
| R <sub>PD_OUTP</sub>    | Output pulldown resistor in shutdown             |                                                                                                      | 40   | 70    | 100  | Ω                |

<sup>6 .</sup>The current matching among channels is defined as  $|I_{SINK}-I_{AVG}|_{MAX}/I_{AVG}$ .



Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C, while *Typ* values are specified at room temperature (25°C).  $V_{IN} = 3.6$ V.

| Symbol                  | Description                                   | Conditions                                                                       | Min  | Тур | Max  | Units |
|-------------------------|-----------------------------------------------|----------------------------------------------------------------------------------|------|-----|------|-------|
| OUTN-Nega               | tive Output                                   |                                                                                  |      | •   |      |       |
|                         | Negative output voltage range                 |                                                                                  | -6.3 |     | -4.0 | V     |
| OUTN                    | Output voltage step size <sup>5</sup>         |                                                                                  |      | 50  |      | mV    |
|                         | Output voltage accuracy                       | Voutn = -5.4V, no load                                                           | -1.5 |     | +1.5 | %     |
| IOUTN_MAX               | Maximum output current limit                  |                                                                                  | 200  |     |      | mA    |
| EFF <sub>CHP</sub>      | Inverting charge pump efficiency <sup>5</sup> | V <sub>REG</sub> = 5.7 V, V <sub>OUTN</sub> = -5.4V,<br>I <sub>OUTN</sub> > -5mA |      | 85  |      | %     |
| Toutn_ss                | Startup time                                  | Co = 10µF, Voutn = -5.75V,<br>Voutn_ramp = 4b'0001                               |      | 912 |      | μs    |
| R <sub>PD_OUTN</sub>    | Output pulldown resistor in shutdown          |                                                                                  |      | 20  | 35   | Ω     |
| PWM INPUT               | -5                                            |                                                                                  |      | •   |      |       |
| f <sub>PWM_INPUT</sub>  | PWM input frequency                           |                                                                                  | 0.1  |     | 100  | kHz   |
| t <sub>MIN_ON</sub>     | Minimum pulse ON time                         |                                                                                  |      | 150 |      | ns    |
| t <sub>MIN_OFF</sub>    | Minimum pulse OFF time                        |                                                                                  |      | 150 |      | ns    |
| PWMRES                  | PWM input resolution                          | 100Hz < f <sub>PWM</sub> < 10KHz                                                 |      | 11  |      | bit   |
| I <sup>2</sup> C-Compat | ible Voltage Specifications (SCL, SDA         | A, ENP, ENN, PWM, HWEN)                                                          |      | •   |      | •     |
| $V_{IL}$                | Input Logic Low Threshold                     |                                                                                  |      |     | 0.4  | V     |
| ViH                     | Input Logic High Threshold                    |                                                                                  | 1.2  |     |      | V     |
| VoL                     | SDA Output Logic Low                          | I <sub>SDA</sub> = 3mA                                                           |      |     | 0.4  | V     |
| RPD <sub>HWEN</sub>     | Pulldown resistance on HWEN pin               |                                                                                  |      | 300 |      | ΚΩ    |
| $RPD_PWM$               | Pulldown resistance on PWM pin                |                                                                                  |      | 300 |      | ΚΩ    |
| RPDENP                  | Pulldown resistance on ENP pin                |                                                                                  |      | 300 |      | ΚΩ    |
| RPDENN                  | Pulldown resistance on ENN pin                |                                                                                  |      | 300 |      | ΚΩ    |



Unless otherwise noted, the *Min* and *Max* specs are applied over the full operation temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C, while *Typ* values are specified at room temperature (25°C).  $V_{IN} = 3.6$ V.

| Symbol                   | Description                                | Conditions                                                                                             | Min  | Тур | Max | Units |
|--------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------|------|-----|-----|-------|
| I <sup>2</sup> C-Compati | ible Timing Specifications (SCL, SDA), see | Figure 1 <sup>5</sup>                                                                                  | •    | •   |     |       |
| tlow_scl                 | SCL low clock period                       |                                                                                                        | 1.25 |     |     | μs    |
| thigh_scl                | SCL high clock period                      |                                                                                                        | 0.65 |     |     | μs    |
| fscL                     | SCL clock frequency                        |                                                                                                        |      |     | 400 | kHz   |
| t <sub>SU_DAT</sub>      | Data in setup time to SCL high             |                                                                                                        | 100  |     |     | ns    |
| t <sub>V_DAT</sub>       | Data valid time                            |                                                                                                        |      |     | 0.9 | μs    |
| thd_dat                  | Data out stable after SCL low              |                                                                                                        | 0    |     |     | ns    |
| tstart                   | SDA low setup time to SCL low (Start)      |                                                                                                        | 100  |     |     | ns    |
| tstop                    | SDA high hold time after SCL high (Stop)   |                                                                                                        | 100  |     |     | ns    |
| t <sub>RISE</sub>        | SDA/SCL rise time                          | $V_{PULLUP}$ = 1.8V, $R_{PULLUP}$ = 1 k $\Omega$ , $C_{BUS}$ = 100 pF                                  |      |     | 300 | ns    |
| t <sub>FALL</sub>        | SDA/SCL fall time                          | $\begin{aligned} &V_{PULLUP} = 1.8V, \ R_{PULLUP} = 1 \ k\Omega, \\ &C_{BUS} = 100 \ pF \end{aligned}$ |      |     | 300 | ns    |
| Thermal Sho              | utdown <sup>5</sup>                        |                                                                                                        | •    | •   | •   |       |
| T                        | IC thermal shutdown threshold              |                                                                                                        |      | 150 |     | °C    |
| $T_{J-TH}$               | IC thermal shutdown hysteresis             |                                                                                                        |      | 15  |     | °C    |



Figure 1. I<sup>2</sup>C Compatible Interface Timing

January 2022 - Revision 04b Page 9 of 37 Company Confidential



# **Typical Characteristics**

#### **LED Backlight**

2.5

3.0

 $V_{IN} = 3.6V$ , 6P6S LEDs,  $I_{LED} = 30$ mA,  $L = 6.8\mu$ H (ECS ECS-MPI4040R4-6R8-R),  $C_{IN} = 10\mu$ F,  $C_{OUT} = 4.7\mu$ F,  $I^2$ C register default settings, Temp = 25°C unless otherwise specified.

#### **LED Driver Efficiency vs. VIN** (ILED = 30mA)95 90 85 Efficiency (%) 80 75 70 6P6S 65 6P5S 60 6P7S 55 50



#### **Operating Current (Switching)**

4.0

Input Voltage (V)

4.5

5.0

5.5

3.5



#### Switching Frequency vs. VIN

Output Current (mA)



### **HWEN Logic Threshold Voltage**



# **PWM Logic Threshold Voltage**





#### **LED Backlight**

 $V_{IN} = 3.6V$ , 6P6S LEDs,  $I_{LED} = 30$ mA,  $L = 6.8\mu$ H (ECS ECS-MPI4040R4-6R8-R),  $C_{IN} = 10\mu$ F,  $C_{OUT} = 4.7\mu$ F, I<sup>2</sup>C register default settings, Temp = 25°C unless otherwise specified.

#### LED Current vs. Current Ratio Code (11 bits, Exponential)



#### LED Current vs. Current Ratio Code (11 bits, Linear)



### **LED Current vs. PWM Duty Cycle**



#### **LED Current Line Regulation**





Turn On by PWM







#### **LED Backlight**

 $V_{IN} = 3.6V$ , 6P6S LEDs,  $I_{LED} = 30$ mA,  $L = 6.8\mu$ H (ECS ECS-MPI4040R4-6R8-R),  $C_{IN} = 10\mu$ F,  $C_{OUT} = 4.7\mu$ F,  $I^2$ C register default settings, Temp = 25°C unless otherwise specified.





### **LED Backlight**

 $V_{IN} = 3.6V$ , 6P6S LEDs,  $I_{LED} = 30$ mA,  $L = 6.8\mu$ H (ECS ECS-MPI4040R4-6R8-R),  $C_{IN} = 10\mu$ F,  $C_{OUT} = 4.7\mu$ F,  $I^2$ C register default settings, Temp = 25°C unless otherwise specified.







#### **LCD Bias**

 $V_{IN} = 3.6V$ ,  $L = 2.2\mu H$  (TOKO DFE201612P-2R2M=P2),  $C_{IN} = C_{REG} = C_{POS} = C_{NEG} = 10\mu F$ ,  $C_{FLY} = 4.7\mu F$ ,  $I_{OUTP} = -I_{OUTN} = 100mA$ ,  $T_A = 25^{\circ}C$ , unless otherwise specified. Default setting  $V_{OUTP} / V_{OUTN} = \pm 5.5V$ ,  $V_{REG} = 5.8V$ .

#### **Efficiency vs. Output Current**



#### **ENP/ENN Logic Threshold Voltage**



#### **OUTP Line Regulation**



#### **OUTN Line Regulation**



#### **OUTP Load Regulation**



#### **OUTN Load Regulation**





#### **LCD Bias**

 $V_{IN} = 3.6V$ ,  $L = 2.2\mu H$  (TOKO DFE201612P-2R2M=P2),  $C_{IN} = C_{REG} = C_{POS} = C_{NEG} = 10\mu F$ ,  $C_{FLY} = 4.7\mu F$ ,  $I_{OUTP} = -I_{OUTN} = 100mA$ ,  $T_A = 25$ °C, unless otherwise specified. Default setting  $V_{OUTP} / V_{OUTN} = \pm 5.5V$ ,  $V_{REG} = 5.8V$ .





# **Functional Block Diagram**





# **Functional Description**

#### Overview

KTZ8866 is the ideal power solution for LED backlighting and LCD bias power of small and medium size panels. It integrates a step-up converter for LED backlighting, a step-up converter with LDO and inverting charge pump for LCD bias power, resulting in a simpler and smaller solution with fewer external components. High switching frequency allows the use of smaller inductors and capacitors. Its operating input ranges from 2.7V to 5.5V, accommodating 1-cell lithium ion batteries or 5V supply.

The LED driver's six regulated current sinks can regulate up to 30mA in backlight mode with its maximum boost output voltage up to 40V. 11bit linear or exponential I<sub>LED</sub> resolution can be obtained over I<sup>2</sup>C or PWM diming. For additional flexibility, PWM dimming offers wide range frequency and duty cycle to support Content Adaptive Brightness Control (CABC).

The LCD bias power includes a step-up converter, LDO and an inverting charge pump to generate dual outputs, OUTP and OUTN, whose voltages can be programmed via an I<sup>2</sup>C interface. By integrating synchronous rectification MOSFETs for the step-up converter and charge pump, the KTZ8866 maximizes conversion efficiency up to 85%.

Various protection features are built into KTZ8866, including inductor current limit protection, output short circuit protection, output over-voltage protection, LED fault (open or short) protection and thermal shutdown protection. KTZ8866 is equipped with I<sup>2</sup>C interface for various controls and status monitor.

#### **Hardware Enable & Standby Mode**

KTZ8866 has a logic input HWEN pin to enable/disable the device. When HWEN is set low, the device goes into shutdown mode, all I<sup>2</sup>C registers are reset to default, and the I<sup>2</sup>C interface is disabled. Under this condition, the device does not respond to any I<sup>2</sup>C command. Even when SCL/SDA's pull up voltage is much less than VIN voltage, it will not cause any extra leakage current.

When HWEN is set high, the device goes into standby mode, the  $I^2C$  interface is enabled, and the device can respond to  $I^2C$  command. Under this condition, if SCL/SDA's pull up voltage is much less than VIN voltage, it can cause a small leakage current from VIN. For example, if VIN = 4.2V and SCL/SDA's pull up voltage is 1.8V, there will be around  $6.8\mu A$  additional leakage current from VIN in this standby mode.

Based on HWEN's connection, there are two kinds of power-up sequences as below

- If HWEN is tied to VIN, once VIN goes above around 2.0V, HWEN should stay high for at least T<sub>I2C RESET</sub> = 150μs time before any I<sup>2</sup>C command can be accepted.
- If HWEN is driven by a GPIO, once HWEN goes from low to high, HWEN should stay high for at least
   T<sub>I2C\_RESET</sub> = 150μs time before receiving any I<sup>2</sup>C command.

Either HWEN input or I<sup>2</sup>C command can be used to turn off the part, but there are some differences.

- If setting HWEN input low to turn off the part, the I<sub>LED</sub> will be turned off immediately without any ramp down control. After that, the I<sup>2</sup>C interface is disabled.
- If using an I<sup>2</sup>C command to turn off backlight while keeping HWEN high, the I<sub>LED</sub> will have ramp down control. After the LED current ramp down is finished, the I<sup>2</sup>C interface is still alive waiting for new command.

#### **Backlight Boost**

A step-up converter is used to generate high voltage for driving LED strings. An adaptive control method automatically adjusts output voltage by monitoring the headroom voltage of current sinks. In this way, KTZ8866 can offer much better efficiency. The switching frequency of KTZ8866 Backlight Boost is typical 1.0MHz.

### **Backlight Current Sink Setting**

Each current sink can be enabled or disabled by register 0x08 bits [5:0]. They can be enabled by writing the backlight enable bit to HIGH in register 0x08 bit [6] after correctly setting of LED configuration and brightness. If a current sink is not used, connect its output to GND. During the startup, KTZ8866 will automatically detect and disable the corresponding channel.



When PWM dimming is enabled and a non-zero PWM duty cycle is detected, the KTZ8866 multiplies the duty cycle with I<sup>2</sup>C brightness settings. Figure 2 and Figure 3 describe the start-up timing for operation with I<sup>2</sup>C controlled current and with PWM controlled current.



Figure 2. Enable of KTZ8866 via I<sup>2</sup>C



Figure 3. Enable of KTZ8866 via PWM

### **Operating Mode Description**

The KTZ8866 backlight can operate in different modes, see Table 1 below

**Table 1. Backlight Operating Modes** 

| HWEN | BL_EN<br>0x08[6] | PWM<br>INPUT | I <sup>2</sup> C<br>BRIGHTNESS<br>0X05[7:0]<br>0X04[2:0] | CURRENT<br>SINKs<br>ENABLES<br>0x08[5:0] | PWM_EN<br>0x02[0] | FEEDBACK<br>DISABLEs<br>0x10[6:1] | MAPPING MODE<br>0x02[3]        | ACTION                                                                                            |
|------|------------------|--------------|----------------------------------------------------------|------------------------------------------|-------------------|-----------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------|
| 0    | Х                | Х            | X                                                        | Х                                        | Χ                 | Χ                                 | X                              | Shutdown                                                                                          |
| 1    | 0                | Χ            | X                                                        | Χ                                        | Χ                 | Χ                                 | X                              | Standby <sup>7</sup>                                                                              |
| 1    | 1                | Х            | 0x000                                                    | 000000                                   | Х                 | Χ                                 | Х                              | Standby <sup>7</sup>                                                                              |
| 1    | 1                | Х            | ≥0x001                                                   | ≥000001                                  | 0                 | <111111                           | 0 = Exp. Mode<br>1 = Lin. Mode | -Backlight boost enabled<br>-Selected current sink(s) enabled<br>-l <sup>2</sup> C control only   |
| 1    | 1                | Duty = 0     | X                                                        | ≥000001                                  | 1                 | <111111                           | X                              | Standby <sup>7</sup>                                                                              |
| 1    | 1                | Duty > 0     | ≥0x001                                                   | ≥000001                                  | 1                 | <111111                           | 0 = Exp. Mode<br>1 = Lin. Mode | -Backlight boost enabled<br>-Selected current sink(s) enabled<br>-I <sup>2</sup> C × PWM control  |
| 1    | 1                | Duty > 0     | ≥0x001                                                   | ≥000001                                  | 1                 | 111111                            | 0 = Exp. Mode<br>1 = Lin. Mode | -Backlight boost disabled<br>-Selected current sink(s) enabled<br>-l <sup>2</sup> C × PWM control |

January 2022 - Revision 04b Page 18 of 37 Company Confidential

Standby signifies that the backlight boost and current sinks are shut down. Register writes are still possible. Shutdown signifies that that
the device was reset and no I<sup>2</sup>C communication is accepted.



#### **Backlight LED Current**

The LED current is always a DC current (not PWM). It can be programmed for either exponential mapping mode or linear mapping mode by Register 0x02 bit [3]. These two modes determine the transfer characteristic of dimming code to LED current. It also has 11-bit control, including the 8-bit MSBs from register 0x05 bits [7:0] and the 3-bit LSBs from register 0x04 bits [2:0]. If only 8-bit dimming is needed, the 3-bit LSBs should be kept as '111' while the 8-bit MSBs are programmed. If 11-bit dimming ratio is needed, the 3-bit LSBs should be programmed first, then the 8-bit MSBs are programmed. Only programming the 3-bit LSBs doesn't change the current ratio until the 8-bit MSBs are programmed.

In linear mapping 8-bit dimming mode, the LED current per channel can be calculated as:

$$I_{LED\_BL} = I_{LED\_FS} * D_{PWM} * \left(\frac{3}{2050} + \frac{Code * 8 + 7}{2050}\right), \quad (Code = 0 \sim 255)$$

where I<sub>LED\_FS</sub> is the backlight full-scale LED current which is programmed by 0x15 bits [7:3], ranges from 5.2mA to 30mA with 0.8mA step, D<sub>PWM</sub> is the input PWM duty cycle if PWM dimming is enabled, otherwise D<sub>PWM</sub> = 1.

In linear mapping 11-bit dimming mode, the LED current per channel can be calculated as:

$$I_{LED\_BL} = I_{LED\_FS} * D_{PWM} * \left(\frac{3}{2050} + \frac{Code}{2050}\right),$$
 (Code = 1~2047)

For linear mapping 11-bit dimming's Code 0, current sink and boost converter will be disabled, LED will be turned off

In exponential mapping 8-bit dimming mode, the LED current per channel can be calculated as:

$$I_{LED\_BL} = I_{LED\_FS} * D_{PWM} * \frac{1.003040572^{(Code*8+7)}}{500} \quad (Code = 0 \sim 255)$$

In exponential mapping 11-bit dimming mode, the LED current per channel can be calculated as:

$$I_{LED\_BL} = I_{LED\_FS} * D_{PWM} * \frac{1.003040572^{code}}{500} \quad (Code = 1 \sim 2047)$$

For exponential mapping 11-bit dimming's Code 0, current sink and boost converter will be disabled, LED will be turned off.

#### **Backlight Brightness Control Mode**

KTZ8866 has two brightness control mode, I<sup>2</sup>C Only Mode and I<sup>2</sup>C x PWM Mode, see Figure 4. In I<sup>2</sup>C Only Mode, register 0x02's bit [0] PWM\_ENABLE should be set to "0", the LED brightness is controlled by registers 0x04 and 0x05. In I<sup>2</sup>C x PWM Mode, register 0x02's bit [0] PWM\_ENABLE should be set to "1", the LED brightness will be controlled by I<sup>2</sup>C code and PWM duty together.

If the LED current is changed from one value to the other by I<sup>2</sup>C dimming Register 0x04 and Register 0x05, the ramp time can help LED current transit smoothly from one brightness level to next one. Ramp time can be adjusted from 1µs to 640ms via 0x03's bits [6:3]. Ramp time applies both to ramp up and ramp down, it remains same regardless the amount of change in brightness.

January 2022 - Revision 04b Page 19 of 37 Company Confidential





Figure 4. I<sup>2</sup>C and PWM Dimming Scheme

#### **Backlight PWM Dimming**

In backlight I<sup>2</sup>C x PWM Mode, the input PWM duty cycle is converted internally to produce a DC output sink current (not pulsing). When PWM is enabled, it can be programmed as either active high or active low by register 0x02's bit [2], with active high as default. When PWM dimming is enabled, KTZ8866 uses internal 20MHz sampling clock to detect the PWM duty cycle. It is recommended to have the minimum PWM on time as 0.1µs. For the example of 20kHz dimming frequency, the PWM duty cycle range can be 0.2%~100%. The PWM dimming frequency range can be as wide as 100Hz to 100kHz.

### **PWM Dimming Step Response and Timeout**

If the LED current is changed from one value to the other by PWM dimming duty cycle, the transition ramp up/down time can be programmed by Register 0x15 bits [2:0]. For this transition ramp, its slope is fixed, so the final transition ramp time is dependent on the change amount of the PWM duty cycle.

The KTZ8866 PWM timeout feature turns off the boost output when the PWM is enabled and there is no PWM pulse detected.

#### **PWM to Digital Code Readback**

In I<sup>2</sup>C x PWM control mode, registers 0x12 and 0x13 contain the PWM duty cycle to the 11-bit code conversion information. Register 0x12 contains the 8 LSBs of the brightness code and register 0x13 the 3 MSBs. They are suggested to be read out in successive way to make sure the PWM duty result is correct. Too long delay between reading them may cause incorrect returned result, since input PWM duty may change during the delay time. To translate this reading to the actual LED current setting of the KTZ8866, convert it to the corresponding duty cycle and multiply it by the brightness level setting in the brightness registers (0x04 and 0x05).



#### **Backlight PWM Hysteresis**

In backlight mode, if PWM dimming frequency is high and PWM dimming duty cycle is low, even the internal fast 20MHz sampling clock's sampling error can be sufficient to cause the output LED current jitter. KTZ8866 implements PWM hysteresis control to minimize the jitter. It can be programmed by register 0x03 bits [2:0]. The input PWM duty cycle is converted to an internal 11-bit digital value, this PWM hysteresis decides how many LSBs of this 11-bit digital value is changed before the output LED current can follow the change. When PWM duty cycle changes in the same direction, no hysteresis exists. Only when the PWM duty cycle's change starts to go in different direction, does the hysteresis starts to take effect, and only when the change is larger or equal to the number of LSBs programmed, the output LED current starts to follow the change. Table 2 shows the relationship between the minimum LSB(s) and the PWM duty cycle hysteresis. Table 3 summarizes register 0x03 bits [2:0]'s minimum setting to prevent jitter under different input PWM frequency conditions. The drawback of setting PWM hysteresis too high is that the output current becomes less accurate due to the hysteresis.

**Table 2. PWM Hysteresis** 

| PWM Register<br>0x03 Bits [2:0] | Minimum<br>LSB(s) | PWM Duty<br>Cycle<br>Hysteresis |
|---------------------------------|-------------------|---------------------------------|
| 000                             | 0                 | 0/2047 = 0%                     |
| 001                             | 2                 | 2/2047 = 0.10%                  |
| 010                             | 4                 | 4/2047 = 0.20%                  |
| 011                             | 6                 | 6/2047 = 0.29%                  |
| 100                             | 8                 | 8/2047 = 0.39%                  |
| 101                             | 10                | 10/2047 = 0.48%                 |
| 110                             | 12                | 12/2047 = 0.59%                 |
| 111                             | 14                | 14/2047 = 0.68%                 |

Table 3. Register 0x03 Bits [2:0]'s Minimum Setting

| PWM Dimming<br>Frequency (kHz) | Sampling Error | Register 0x03 Bits [2:0]'s<br>Minimum Setting to Prevent Jitter |
|--------------------------------|----------------|-----------------------------------------------------------------|
| 0.1                            | 0.0005%        | 001                                                             |
| 1                              | 0.005%         | 001                                                             |
| 5                              | 0.025%         | 001                                                             |
| 10                             | 0.05%          | 001                                                             |
| 20                             | 0.1%           | 010                                                             |
| 40                             | 0.2%           | 011                                                             |
| 100                            | 0.5%           | 110                                                             |

#### **Turn On/Off Ramp**

When backlight mode is enabled from standby mode or disabled to standby mode, the LED current waveform's turn on/off time is controlled by Turn On/Off Ramp Register 0x14 bits [7:4] and bits [3:0] respectively. The 16 options range from 512µs to 16384ms, with 8ms as default. The shape of the turn on/off ramp in backlight mode can also be programmed as exponential or linear through the Register 0x02 bit [1], with linear as default.

#### **LED Fault Protection**

Each current sink is protected against LED short or open conditions. The outcome of LED short event depends on the setting of LED\_SHORT\_MODE bit in register 0x10. If it is '1' and LED short circuit condition arises, the current sink continues to regulate until  $V_{SINK} > V_{SOV}$ . When any sink node voltage goes above  $V_{SOV}$  (6V) for more than 59ms (typ.), LED\_SHORT flag will be set in 0x0F and that channel's current sink will be turned off, and the other channel(s) will continue to work if they don't trigger this fault condition. If it is '0', the LED\_SHORT flag will be set in 0x0F when  $V_{SINK} > V_{SOV}$  more than 59ms(typ.) is detected, but KTZ8866 will keep working as usual without turning off the shorted channel's current sink until it reaches thermal shutdown.



In case of an LED failing open, the current sink voltage of the failed string will go close to ground and dominate the boost converter control loop. As a result, the output voltage will increase until it reaches the over-voltage threshold set by register 0x02. Once an OVP event has been detected, the boost will stop switching and the BL\_OVP flag will be set in register 0x0F. The outcome of OVP event depends on the setting of OVP\_MODE bit in register 0x02. If OVP\_MODE is set to 0, the LED open channel will not be disabled, as soon as VBL\_OUT falls below the backlight OVP threshold, the KTZ8866 begins switching again, so that VBL\_OUT will be kept close to OVP threshold. Once the opened channel resumes to connected later, its LED current will resume and VBL\_OUT will go back to normal level. If OVP\_MODE is set to 1, once the over-voltage incident is triggered, the BL\_OVP flag is set in register 0x0F. Any of the enabled current sink headroom voltage drops below 150mV will be disabled. Then the output voltage of the boost converter will go back to normal level. During the entire process, the rest of the LED string (healthy LED string) would continue in normal operation. Even if the open channel is reconnected later, its LED current will not resume until toggling HWEN or sending software reset command or resetting backlight mode.

In case where all LED channels are open, once the output voltage of the boost converter reaches the over-voltage threshold, all the current sinks will be disabled internally and the boost converter will stop switching. User needs to restart the IC by toggling HWEN or sending software reset command or resetting backlight mode.

#### **Backlight Over Current Protection**

The KTZ8866 has 4 different OCP thresholds (1.2A, 1.6A, 2.0A, and 2.5A) chosen by register 0x11 bits [1:0]. It is a cycle-by-cycle current limit by detecting low side power FET current. Once the threshold is trigged, the low side power FET will be turned off immediately for the rest of the switching cycle time. If enough overcurrent threshold events occur, the BL\_OCP Flag (register 0x0F, bit [0]) will be set.

#### **LCD Bias Boost Converter**

REG pin is the output of a high efficiency boost which is used to generate OUTP and OUTN power rails. REG boost ranges from 4V to 6.6V with 50mV step size. OUTP is generated by an LDO whose input is REG pin. OUTP ranges from 4V to 6.3V with 50mV step size and supports up to 200mA output current. OUTN is generated by an inverting charge pump whose input is REG pin. OUTN ranges from -6.3V to -4V with 50mV step size and supports up to 200mA output current. Refer to 0x0C, 0x0D, 0x0E for the settings of REG, OUTP and OUTN.

For proper operation, REG voltage is suggested to be  $REG = MAX(OUTP, |OUTN|) + V_{HR}$ , where  $V_{HR} \ge 200mV$  for lower currents and  $V_{HR} \ge 300mV$  for higher currents.

OUTP and OUTN voltage settings can be changed while they are enabled, but user must re-write 0x09 to get new settings taking effect. The REG voltage changes immediately upon a register write. The LCD Bias outputs can be turned on/off either by ENP and ENN pins or by 0x09 register bits [2:1]. EXT\_EN bit in 0x09 is used to select on/off is controlled by external pins or internal register bits. Refer to Table 4 for detailed information.

| Table 4. | LCD Bias | Power C | perating | Mode |
|----------|----------|---------|----------|------|
|----------|----------|---------|----------|------|

| HWEN | ENN | ENP | LCD_EN_MODE<br>0x09[7] | OUTP_EN<br>0x09[2] | OUTN_EN<br>0x09[1] | EXT_EN<br>0x09[0] | ACTION                                                               |
|------|-----|-----|------------------------|--------------------|--------------------|-------------------|----------------------------------------------------------------------|
| 0    | Χ   | Х   | X                      | Χ                  | X                  | Χ                 | Device shutdown                                                      |
| 1    | 0   | 0   | 0                      | X                  | X                  | 1                 | Standby <sup>8</sup>                                                 |
| 1    | Х   | Х   | 1                      | 0                  | 0                  | 0                 | Standby <sup>8</sup>                                                 |
| 1    | 0   | 1   | 1                      | X                  | Х                  | 1                 | V <sub>OUTP</sub> enabled via external input                         |
| 1    | 1   | 0   | 1                      | X                  | X                  | 1                 | V <sub>OUTN</sub> enabled via external input                         |
| 1    | 1   | 1   | 1                      | Х                  | Х                  | 1                 | V <sub>OUTP</sub> and V <sub>OUTN</sub> enabled via external Input   |
| 1    | Х   | X   | 1                      | 1                  | 0                  | 0                 | V <sub>OUTP</sub> enabled via I <sup>2</sup> C                       |
| 1    | Χ   | X   | 1                      | 0                  | 1                  | 0                 | V <sub>OUTN</sub> enabled via I <sup>2</sup> C                       |
| 1    | Х   | Х   | 1                      | 1                  | 1                  | 0                 | V <sub>OUTP</sub> and V <sub>OUTN</sub> enabled via I <sup>2</sup> C |

January 2022 - Revision 04b Page 22 of 37 Company Confidential

<sup>8.</sup> Standby signifies that OUTP and OUTN are either high impedance or being internally pulled low via the active pulldown, and that the LCD boost is off. Shutdown signifies that that the device was reset and no I<sup>2</sup>C communication is accepted.



#### **Fast Discharge**

KTZ8866 has internal switch resistance for discharging OUTP and OUTN when device is shutdown. The OUTP discharge function is enabled with register 0x09 bit [4] and the OUTN discharge is enabled with register 0x09 bit [3].

#### **OUTP Short Circuit Protection**

If output current of OUTP is greater than 240mA (typical), the OUTP\_SHORT flag will be set in register 0x0F. A I<sup>2</sup>C readback is required to clear the flag. The outcome of an OUTP\_SHORT detection depends on the setting of register 0x0A bits [7:6], including report-only flag, shutdown OUTP/OUTN, and shutdown OUTP/OUTN and backlight. KTZ8866 provides four level short circuit detection filter: 100μs, 500μs, 1ms, and 2ms by register 0x0B bits [3:2] to avoid false trigger problems.

#### **OUTN Short Circuit Protection**

OUTN\_SHORT flag will be set in register 0x0F if OUTN is found shorted to ground. An I<sup>2</sup>C readback of register 0x0F is required to clear the flag. The outcome of an OUTN\_SHORT detection depends on the setting of register 0x0A bits [7:6], including report-only flag, shutdown OUTP/OUTN, and shutdown OUTP/OUTN and backlight. KTZ8866 provides four level short circuit detection filter options: 100µs, 500µs, 1ms, and 2ms by register 0x0B bits [1:0] to avoid false trigger problems.

#### **Soft Reset**

All the I<sup>2</sup>C registers can be reset to their default settings by writing '1' to the SOFTWARE\_RESET bit in Register 0x08, this bit will be reset to '0' automatically after the software reset.

#### **UVLO**

Under voltage lock-out (UVLO) featured is included to monitor the input voltage VIN. Once VIN drops below UVLO falling threshold, the current sinks are disabled and the boost converters stop switching. After VIN increases above UVLO rising threshold, the boost converters and the current sinks will resume to their previous setting.

#### **Thermal Shutdown**

The KTZ8866 has Thermal Shutdown Protection which will turn off the backlight boost, all current sinks, LCD bias boost, inverting charge pump, and the LDO when the die temperature reaches or exceeds 150°C (typ). The I<sup>2</sup>C access is still available during Thermal Shutdown event, but TSD flag will be set in register 0x0F, this bit is real time reflection of TSD. When TSD is gone, the bit will be reset back to 0 automatically.

#### **Device Functional Modes**

Shutdown: The KTZ8866 is in shutdown when the HWEN pin is low. I2C writes are not recognized in shutdown.

**Standby:** After the HWEN pin is set high the KTZ8866 goes into standby mode. In standby mode, I<sup>2</sup>C writes are allowed but references, bias currents, the oscillator, LCD Bias, and backlight are all disabled to keep the quiescent supply current low.

**Normal mode:** Each of the main blocks of the KTZ8866 are independently controlled. For details on how to control each mode, see Tables 1 and 4.



# **Application Information**

#### I<sup>2</sup>C Serial Data Bus

KTZ8866 supports the I<sup>2</sup>C bus protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the bus is called a master, whereas the devices controlled by the master are known as slaves. A master device must generate the serial clock (SCL), control bus access and generate START and STOP conditions to control the bus. KTZ8866 operates as a slave on the I<sup>2</sup>C bus. Within the bus specifications a standard mode (100kHz maximum clock rate) and a fast mode (400kHz maximum clock rate) are defined. KTZ8866 works in both modes. Connections to the bus are made through the open-drain I/O lines SDA and SCL.

The following bus protocol has been defined in Figure 5:

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is high are interpreted as control signals.

Accordingly, the following bus conditions have been defined:

#### **Bus Not Busy**

Both data and clock lines remain HIGH.

#### Start Data Transfer

A change in the state of the data line, from HIGH to LOW, while the clock is HIGH, defines a START condition.

#### Stop Data Transfer

A change in the state of the data line, from LOW to HIGH, while the clock line is HIGH, defines the STOP condition.

#### Data Valid

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between START and STOP conditions are not limited and are determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

#### **Acknowledge**

Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse that is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse. Setup and hold times must also be taken into account.



Figure 5. Data Transfer on I<sup>2</sup>C Serial Bus

KTZ8866 7-bit slave device address is 0010001 binary (0x11h).



There are two kinds of I<sup>2</sup>C data transfer cycles: write cycle and read cycle.

### I<sup>2</sup>C Write Cycle

For I<sup>2</sup>C write cycle, data is transferred from a master to a slave. The first byte transmitted is the 7-bit slave address plus one bit of '0' for write. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte. Data is transferred with the most significant bit (MSB) first. Figure 6 shows the sequence of the I<sup>2</sup>C write cycle.



Figure 6. I<sup>2</sup>C Write Cycle

#### I<sup>2</sup>C Write Cycle Steps:

- · Master generates start condition.
- Master sends 7-bit slave address (0010001 for KTZ8866) and 1-bit data direction '0' for write.
- Slave sends acknowledge if the slave address is matched.
- Master sends 8-bit register address.
- Slave sends acknowledge.
- Master sends 8-bit data for that addressed register.
- Slave sends acknowledge.
- If master sends more data bytes, the register address will be incremented by one after each acknowledge.
- Master generate stop condition to finish the write cycle.

### I<sup>2</sup>C Read Cycle

For I<sup>2</sup>C read cycle, data is transferred from a slave to a master. But to start the read cycle, master needs to write the register address first to define which register data to read. Figure 7 shows the steps of the I<sup>2</sup>C read cycle.



Figure 7. I<sup>2</sup>C Read Cycle

### I<sup>2</sup>C Read Cycle Steps:

- Master generates start condition.
- Master sends 7-bit slave address (0010001 for KTZ8866) and 1-bit data direction '0' for write.
- Slave sends acknowledge if the slave address is matched.
- Master sends 8-bit register address.
- Slave sends acknowledge.
- Master generates repeated start condition.
- Master sends 7-bit slave address (0010001 for KTZ8866) and 1-bit data direction '1' for read.
- Slave sends acknowledge if the slave address is matched.
- Slave sends the data byte of that addressed register.
- If master sends acknowledge, the register address will be incremented by one after each acknowledge and the slave will continue to send the data for the updated addressed register.
- If master sends no acknowledge, the slave will stop sending the data.
- Master generate stop condition to finish the read cycle.



### I<sup>2</sup>C Register Map

Table 5 summarizes KTZ8866's 21 I<sup>2</sup>C registers, their read/write settings and default values. They can be reset to default values by VIN power on reset, toggling HWEN or I<sup>2</sup>C software reset.

Table 5. I<sup>2</sup>C Register Map

| Register Name            | Address (Hex) | R/W | Default Value |
|--------------------------|---------------|-----|---------------|
| Device ID                | 0x01          | R   | 00100xxx      |
| BL_CFG1                  | 0x02          | R/W | 0xFA          |
| BL_CFG2                  | 0x03          | R/W | 0x8D          |
| BL_BRT_LSB               | 0x04          | R/W | 0x07          |
| BL_BRT_MSB               | 0x05          | R/W | 0xFF          |
| BL_EN                    | 0x08          | R/W | 0x3F          |
| LCD_BIAS_CFG1            | 0x09          | R/W | 0x18          |
| LCD_BIAS_CFG2            | 0x0A          | R   | 0x11          |
| LCD_BIAS_CFG3            | 0x0B          | R/W | 0x00          |
| LCD_BOOST_CFG            | 0x0C          | R/W | 0x28          |
| OUTP_CFG                 | 0x0D          | R/W | 0x1E          |
| OUTN_CFG                 | 0x0E          | R/W | 0x1C          |
| FLAG                     | 0x0F          | R   | 0x00          |
| BL_OPTION1               | 0x10          | R/W | 0x80          |
| BL_OPTION2               | 0x11          | R/W | 0x77          |
| PWM2DIG_LSBs             | 0x12          | R   | 0x00          |
| PWM2DIG_MSBs             | 0x13          | R   | 0x00          |
| TURN_ON/OFF_RAMP         | 0x14          | R/W | 0x44          |
| PWM_UP/DOWN_RAMP and IFS | 0x15          | R/W | 0xF8          |

# **Table 6. Device ID Register**

| ADDRESS | MODE      |     |             |
|---------|-----------|-----|-------------|
| 0x01    | R         |     |             |
| BIT     | NAME      | POR | DESCRIPTION |
| 7:6     | RSVD      | 00  | Reserved    |
| 5:3     | Device ID | 100 | Device ID   |
| 2:0     | RSVD      | xxx | Reserved    |



Table 7. BL\_CFG1 Register

| ADDRESS | MODE<br>R/W |     | RESET VALUE: 0xFA                                                                                               |
|---------|-------------|-----|-----------------------------------------------------------------------------------------------------------------|
| 0x02    |             |     | RESET VALUE. 0XFA                                                                                               |
| BIT     | NAME        | POR | DESCRIPTION                                                                                                     |
| 7:5     | BL_OVP      | 111 | Backlight OVP 000: 21.4V 001: 26.4V 010: 31.5V 011: 36.5V 100: 23.9V 101: 29.0V 111: 34.0V 111: 40.0V (Default) |
| 4       | OVP_MODE    | 1   | 0: OVP is report only 1: OVP will turn off the fault string that cause OVP event. (Default)                     |
| 3       | BLED_MAP    | 1   | 0: Exponential 1: Linear (Default)                                                                              |
| 2       | PWM_CONFIG  | 0   | 0: Active high (Default) 1: Active low                                                                          |
| 1       | RAMP_SHAPE  | 1   | 0: Exponential 1: Linear (Default)                                                                              |
| 0       | PWM_ENABLE  | 0   | 0: PWM disabled (Default) 1: PWM enabled                                                                        |

Note: When Backlight Current Mapping setting is changed, the LED current change will not take effect until Register 0x05 is programmed.

### Table 8. BL\_CFG2 Register

| ADDRESS | MOD                 | E    | DECET VALUE, 0×0D                                                                                                                                                                                                                                                                                                                                                             |
|---------|---------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x03    | R/W                 | 1    | RESET VALUE: 0x8D                                                                                                                                                                                                                                                                                                                                                             |
| BIT     | NAME                | POR  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                   |
| 7       | RSVD                | 1    | Reserved (Must be 1)                                                                                                                                                                                                                                                                                                                                                          |
| 6:3     | LED CURRENT<br>RAMP | 0001 | Controls backlight LED ramping time. The transient time is a constant time that the backlight takes to transition from an existing programmed code to a new programmed code.  0000: 1µs  0001: 2ms(Default)  0010: 4ms  0011: 8ms  0100: 16ms  0101: 32ms  0110: 64ms  1011: 128ms  1000: 192ms  1001: 256ms  1010: 320ms  1011: 384ms  1100: 448ms  1101: 512ms  1111: 640ms |
| 2:0     | PWM_HYST            | 101  | Sets the minimum change in PWM input duty cycle that results in a change of backlight LED brightness level 000 : 0 LSB 001: 2 LSBs 010: 4 LSBs 011: 6 LSBs 100: 8 LSBs 101: 10 LSBs(Default) 110: 12 LSBs 111: 14 LSBs                                                                                                                                                        |

For LED CURRENT RAMP Time in the table, all the ramp times are fixed when current ramps from one level to the other except "0000" setting. For "0000" setting, the ramp slope is 1µs/step, the final ramp time is proportional to the 11-bit current steps.



### Table 9. BL\_BRT\_LSB Register

| ADDRESS | MODE     |       | RESET VALUE: 0x07          |
|---------|----------|-------|----------------------------|
| 0x04    | R/W      |       | RESET VALUE: UXU7          |
| BIT     | NAME     | POR   | DESCRIPTION                |
| 7:3     | RSVD     | 00000 |                            |
| 2:0     | BRT[2:0] | 111   | 3-bit brightness code LSBs |

### Table 10. BL\_BRT\_MSB Register

| ADDRESS | MODE<br>R/W |          | RESET VALUE: 0xFF           |
|---------|-------------|----------|-----------------------------|
| 0x05    |             |          | RESET VALUE: UXFF           |
| BIT     | NAME        | POR      | DESCRIPTION                 |
| 7:0     | BRT[7:0]    | 11111111 | 11-bit brightness code MSBs |

#### Note:

- If only using 8-bit current ratio, keep the 3-bit LSBs as '111' and only program the 8-bit MSBs.

  If using 11-bit current ratio, the 3-bit LSBs should be programmed first, then the 8-bit MSBs can be programmed to take effect. Even if only the 3-bit LSBs need to be changed, the 8-bit MSB should always be programmed to make the 3-bit LSBs change taking effect.

  For 11-bit program code 11'b00000000000, both boost converter and current sinks are turned off.

### Table 11. BL\_EN Register

| ADDRESS | MODE           |     | DECET VALUE, 0v2F                                                                |
|---------|----------------|-----|----------------------------------------------------------------------------------|
| 0x08    | R/W            |     | RESET VALUE: 0x3F                                                                |
| BIT     | NAME           | POR | DESCRIPTION                                                                      |
| 7       | SOFTWARE_RESET | 0   | 0 = No reset (Default) 1 = Device reset (automatically returns to 0 after reset) |
| 6       | BL_EN          | 0   | 0 = BL disabled (Default)<br>1 = BL enabled                                      |
| 5       | LED6_EN        | 1   | 0 = Current sink 6 disabled<br>1 = Current sink 6 enabled (Default)              |
| 4       | LED5_EN        | 1   | 0 = Current sink 5 disabled 1 = Current sink 5 enabled (Default)                 |
| 3       | LED4_EN        | 1   | 0 = Current sink 4 disabled 1 = Current sink 4 enabled (Default)                 |
| 2       | LED3_EN        | 1   | 0 = Current sink 3 disabled 1 = Current sink 3 enabled (Default)                 |
| 1       | LED2_EN        | 1   | 0 = Current sink 2 disabled 1 = Current sink 2 enabled (Default)                 |
| 0       | LED1_EN        | 1   | 0 = Current sink 1 disabled 1 = Current sink 1 enabled (Default)                 |

Note: Writing software reset bit to '1' will reset all I<sup>2</sup>C registers to their default values, then this bit will be internally reset back to '0'.



# Table 12. LCD\_CFG1 Register

| ADDRESS | MODE<br>R/W |     | RESET VALUE: 0x18                                                                                                                                                                                                                                                          |
|---------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x09    |             |     | RESEL VALUE: 0X16                                                                                                                                                                                                                                                          |
| BIT     | NAME        | POR | DESCRIPTION                                                                                                                                                                                                                                                                |
| 7       | LCD_EN      | 0   | 0 = Bias supply off (I <sup>2</sup> C and external) (Default)<br>1 = Normal mode                                                                                                                                                                                           |
| 6:5     | RSVD        | 00  |                                                                                                                                                                                                                                                                            |
| 4       | OUTP_DISCH  | 1   | 0 = No pulldown on OUTP<br>1 = Pulldown on OUTP when in shutdown (Default)                                                                                                                                                                                                 |
| 3       | OUTN_DISCH  | 1   | 0 = No pulldown on OUTN 1 = Pulldown on OUTN when in shutdown (Default)                                                                                                                                                                                                    |
| 2       | OUTP_EN     | 0   | 0 = OUTP disabled (Default)<br>1 = OUTP enabled                                                                                                                                                                                                                            |
| 1       | OUTN_EN     | 0   | 0 = OUTN disabled (Default)<br>1 = OUTN enabled                                                                                                                                                                                                                            |
| 0       | EXT_EN      | 0   | Activates external enables (ENP and ENN)  0 = External enables are disabled. OUTP and OUTN can only be enabled via bit OUTP_EN and OUTN_EN, respectively (Default)  1 = External enables are enabled. OUTP and OUTN can only be enabled via pin ENP and ENN, respectively. |

### Table 13. LCD\_CFG2 Register

| ADDRESS | MODE            |      | DECET VALUE, 0:44                                                                                                                                                                                                                                                                                                       |
|---------|-----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0A    | R/W             |      | RESET VALUE: 0x11                                                                                                                                                                                                                                                                                                       |
| BIT     | NAME            | POR  | DESCRIPTION                                                                                                                                                                                                                                                                                                             |
| 7:6     | BIAS_SHORT_MODE | 00   | OX = Flag only (Default)  10 = Flag + shutdown V <sub>OUTP</sub> /V <sub>OUTN</sub> 11 = Flag + shutdown V <sub>OUTP</sub> /V <sub>OUTN</sub> /Backlight                                                                                                                                                                |
| 5:4     | VOUTP_RAMP      | 01   | $V_{\text{OUTP}}$ ramp time, low to high:<br>00 = 228μs<br><b>01 = 456μs (Default)</b><br>10 = 684μs<br>11 = 912μs                                                                                                                                                                                                      |
| 3:0     | VOUTN_RAMP      | 0001 | V <sub>OUTN</sub> ramp time, high to low:<br>0000 = 456μs<br><b>0001 = 912μs (Default)</b><br>0010 = 1368μs<br>0011 = 1824μs<br>0100 = 2280μs<br>0101 = 2736μs<br>0110 = 3192μs<br>0111 = 3648μs<br>1000 = 4104μs<br>1001 = 4560μs<br>1011 = 5472μs<br>1101 = 5472μs<br>1100 = 5928μs<br>1101 = 6384μs<br>1111 = 7296μs |

#### Note:

For VOUTP\_RAMP time, it is fixed slew rate ramp strategy, the ramp time value is given by assuming OUTP = 5.75V. If OUTP is set 5.5V and VOUTP\_RAMP = 01, then actual ramp time will be 456\*5.5/5.75 = 436µs.

For VOUTN\_RAMP time, it is fixed slew rate ramp strategy, the ramp time value is given by assuming OUTN = -5.75V. If OUTN is set -5.5V and VOUTN\_RAMP = 0001, then actual ramp time will be 912\*5.5/5.75 = 872µs.



# Table 14. LCD\_CFG3 Register

| ADDRESS | MODE          |      | DESET VALUE, 0×00                                                                                                                              |
|---------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0B    | R/W           |      | RESET VALUE: 0x00                                                                                                                              |
| BIT     | NAME          | POR  | DESCRIPTION                                                                                                                                    |
| 7:4     | RSVD          | 0000 |                                                                                                                                                |
| 3:2     | VOUTP_SC_FILT | 00   | OUTP short circuit filter timer  00 = 2ms (Default)  01 = 1ms  10 = 500 \( \mu \)s  11 = 100 \( \mu \)s                                        |
| 1:0     | VOUTN_SC_FILT | 00   | OUTN short circuit filter timer  00 = 2ms (Default)  01 = 1ms  10 = 500   11 = 100   15   16   17   18   19   10   10   10   10   10   10   10 |

### Table 15. LCD\_BOOST\_CFG Register

| ADDRESS | DRESS MODE |        | DECET VALUE, 0x20                                                                                                        |  |
|---------|------------|--------|--------------------------------------------------------------------------------------------------------------------------|--|
| 0x0C    | R/W        |        | RESET VALUE: 0x28                                                                                                        |  |
| BIT     | NAME       | POR    | DESCRIPTION                                                                                                              |  |
| 7:6     | RSVD       | 00     |                                                                                                                          |  |
| 5:0     | REG        | 101000 | REG voltage (50-mV steps): REG = 4V + (Code × 50mV) 000000 : 4V 000001 : 4.05V : 101000 : 6V (Default) : >=110100 = 6.6V |  |

### Table 16. OUTP\_CFG Register

| ADDRESS | MODE<br>R/W |        | RESET VALUE: 0x1E                                                                                                                                   |  |
|---------|-------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x0D    |             |        | RESET VALUE. UXTE                                                                                                                                   |  |
| BIT     | NAME POR    |        | DESCRIPTION                                                                                                                                         |  |
| 7:6     | RSVD        | 00     |                                                                                                                                                     |  |
| 5:0     | OUTP        | 011110 | OUTP voltage (50mV steps): V <sub>OUTP</sub> = 4V + (Code × 50mV), 6.3V max 000000 : 4V 000001 : 4.05V :  011110 : 5.5V (Default) : >=101110 : 6.3V |  |

Note: Writing to Register 0x0D will not take effect immediately, until Register 0x09 is written again.

# Table 17. OUTN\_CFG Register

| ADDRESS | MODE<br>R/W |        | RESET VALUE: 0x1C                                                                                                                                           |
|---------|-------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x0E    |             |        | RESET VALUE. UXIC                                                                                                                                           |
| BIT     | NAME POR    |        | DESCRIPTION                                                                                                                                                 |
| 7:6     | RSVD        | 00     |                                                                                                                                                             |
| 5:0     | OUTN        | 011100 | OUTN voltage (-50mV steps): V <sub>OUTN</sub> = -4 V - (Code x 50mV), -6.3V min 000000 = -4 V 000001 = -4.05V : 011100 = -5.4V (Default) : >=101110 = -6.3V |

Note: Writing to Register 0x0E will not take effect immediately, until Register 0x09 is written again.



### Table 18. FLAG Register

| ADDRESS | MODE<br>R  |   | RESET VALUE: 0x00                                                                |
|---------|------------|---|----------------------------------------------------------------------------------|
| 0x0F    |            |   | RESET VALUE: 0X00                                                                |
| BIT     | NAME POR   |   | DESCRIPTION                                                                      |
| 7       | LED_SHORT  | 0 | 0 = Normal operation<br>1 = LED short protection trigged.                        |
| 6       | TSD        | 0 | 0 = Normal operation<br>1 = Thermal shutdown triggered (die temperature > 150°C) |
| 5       | RSVD       | 0 |                                                                                  |
| 4       | RSVD       | 0 |                                                                                  |
| 3       | OUTP_SHORT | 0 | 0 = Normal operation<br>1 = OUTP output has hit the overcurrent threshold        |
| 2       | OUTN_SHORT | 0 | 0 = Normal operation<br>1 = OUTN > 0.9 × V <sub>OUTN</sub> _target               |
| 1       | BL_OVP     | 0 | 0 = Normal operation<br>1 = Backlight boost output > OVP threshold               |
| 0       | BL_OCP     | 0 | 0 = Normal operation<br>1 = Backlight boost switch current > OCP threshold       |

#### Note:

- TSD is real-time results.
- 2. LED\_SHORT, OUTP\_SHORT, OUTN\_SHORT, BL\_OVP and BL\_OCP are latched results; OUTP\_SHORT, OUTN\_SHORT, BL\_OVP and BL\_OCP can be reset by reading back 0x0F.
- 3. All the status bits can be reset by VIN power on reset, software reset or toggling HWEN.

### Table 19. BL\_OPTION1 Register

| ADDRESS | MODE<br>R/W     |     | RESET VALUE: 0x80                                                                                             |
|---------|-----------------|-----|---------------------------------------------------------------------------------------------------------------|
| 0x10    |                 |     | RESET VALUE: 0x00                                                                                             |
| BIT     | NAME            | POR | DESCRIPTION                                                                                                   |
| 7       | LED_SHORT_MODE  | 1   | 0 = Will keep all strings on. 1 = Will turn off the fault string while keep health strings keep on. (Default) |
| 6       | LED6_FB_DISABLE | 0   | 0 = Feedback enabled (Default)<br>1 = Feedback disabled                                                       |
| 5       | LED5_FB_DISABLE | 0   | 0 = Feedback enabled (Default) 1 = Feedback disabled                                                          |
| 4       | LED4_FB_DISABLE | 0   | 0 = Feedback enabled (Default) 1 = Feedback disabled                                                          |
| 3       | LED3_FB_DISABLE | 0   | 0 = Feedback enabled (Default) 1 = Feedback disabled                                                          |
| 2       | LED2_FB_DISABLE | 0   | 0 = Feedback enabled (Default) 1 = Feedback disabled                                                          |
| 1       | LED1_FB_DISABLE | 0   | 0 = Feedback enabled (Default) 1 = Feedback disabled                                                          |
| 0       | RSVD            | 0   |                                                                                                               |

Note: If all LED1~LED6 disabled, Boost stops switching.

### Table 20. BL\_OPTION2 Register

| ADDRESS | ADDRESS MODE  0x11 R/W |    | RESET VALUE: 0x77                                                   |  |
|---------|------------------------|----|---------------------------------------------------------------------|--|
| 0x11    |                        |    |                                                                     |  |
| BIT     | NAME POR               |    | DESCRIPTION                                                         |  |
| 7:6     | BL_L_SELECT            | 01 | 00 = 4.7μH<br><b>01 = 6.8μH (Default)</b><br>10 = 10μH<br>11 = 10μH |  |
| 5:4     | RSVD                   | 11 |                                                                     |  |
| 3:2     | RSVD                   | 01 |                                                                     |  |
| 1:0     | BL_CURRENT_LIMIT       | 11 | 00 = 1.2A<br>01 = 1.6A<br>10 = 2.0A<br>11 = 2.5A (Default)          |  |



# Table 21. PWM2DIG\_LSBs Register

| ADDRESS | MODE       |          | RESET VALUE: 0x00                          |  |
|---------|------------|----------|--------------------------------------------|--|
| 0x12    | R          |          | RESET VALUE. 0x00                          |  |
| BIT     | NAME POR   |          | DESCRIPTION                                |  |
| 7:0     | PWM_TO_DIG | 00000000 | 11-bit PWM-to-digital conversion code LSBs |  |

#### Table 22. PWM2DIG\_MSBs Register

| ADDRESS | MODE       |       | RESET VALUE: 0x00                          |  |
|---------|------------|-------|--------------------------------------------|--|
| 0x13    | R          |       | RESET VALUE. 0X00                          |  |
| BIT     | NAME POR   |       | DESCRIPTION                                |  |
| 7:3     | RSVD       | 00000 |                                            |  |
| 2:0     | PWM_TO_DIG | 000   | 11-bit PWM-to-digital conversion code MSBs |  |

Note: 0x12 and 0x13 are suggested to be read out in successive way to make sure the PWM duty result is correct. Too long delay between reading them may cause incorrect returned result, since input PWM may change during the delay time.

Table 23. TURN\_ON/OFF\_RAMP Register

| ADDRESS | MODE          |      |                                                                                                                                                                                                                                                                                  |  |
|---------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0x14    | R/W           |      | RESET VALUE: 0x44                                                                                                                                                                                                                                                                |  |
| BIT     | NAME          | POR  | DESCRIPTION                                                                                                                                                                                                                                                                      |  |
| 7:4     | RAMP_ON_TIME  | 0100 | On Ramp Time  0000 : 512µs 0001 : 1ms 0010 : 2ms 0011 : 4ms  0100 : 8ms (Default) 0101 : 16ms 0110 : 32ms 0111 : 64ms 1000 : 128ms 1001 : 256ms 1010 : 512ms 1011 : 1024ms 1100 : 2048ms                                                                                         |  |
| 3:0     | RAMP_OFF_TIME | 0100 | 1101 : 4096ms 1110 : 8192ms 1111 : 16384ms  Off Ramp Time  0000 : 512µs 0001 : 1ms 0010 : 2ms 0011 : 4ms  0100 : 8ms (Default) 0101 : 16ms 0110 : 32ms 0111 : 64ms 1000 : 128ms 1001 : 256ms 1001 : 512ms 1011 : 1024ms 1100 : 2048ms 1101 : 4096ms 1110 : 8192ms 1111 : 16384ms |  |



# Table 24. PWM\_UP/DOWN\_RAMP Register

| ADDRESS | MODE          |       | DECET VALUE, 0, FQ                                                                                                                                                                                                                                 |
|---------|---------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x15    | R/W           |       | RESET VALUE: 0xF8                                                                                                                                                                                                                                  |
| BIT     | NAME POR      |       | DESCRIPTION                                                                                                                                                                                                                                        |
|         |               |       | Backlight Full-scale LED Current ILED_FS ILED_FS = 5.2+Code*0.8mA                                                                                                                                                                                  |
|         |               |       | 11111 : 30mA (Default)                                                                                                                                                                                                                             |
| 7:3     | IFS           | 11111 | <br>10100 : 21.2mA<br>10011 : 20.4mA                                                                                                                                                                                                               |
|         |               |       | 10010: 19.6mA                                                                                                                                                                                                                                      |
|         |               |       | <br>00010 : 6.8mA<br>00001 : 6.0mA<br>00000 : 5.2mA                                                                                                                                                                                                |
|         |               |       | PWM Duty Cycle Transition Ramp Time                                                                                                                                                                                                                |
| 2:0     | PWM_RAMP_TIME | 000   | 000 : 2ms (Default) 001 : 4ms 010 : 8ms 011 : 16ms 100 : 32ms 101 : 64ms 110 : 128ms 111 : 256ms                                                                                                                                                   |
|         |               |       | The time in the table is defined as the time to change between 0% PWM duty cycle and 100% PWM duty cycle. The final PWM duty cycle transition time is the multiplication of the time in the table and the difference of the PWM duty cycle change. |

Note: The PWM Dimming Transition Ramp Time in the table is defined as the time to change between minimum PWM duty cycle and the maximum PWM duty cycle. The final transition time is the multiplication of the time in the table and the change of the PWM duty cycle.



#### **Capacitor Selection**

Small size ceramic capacitors with low ESR are ideal for all applications. A  $10\mu\text{F}$  input capacitor and a  $4.7\mu\text{F}$  output capacitor are suggested. The voltage rating of these capacitors should exceed the maximum possible voltage at the corresponding pins, and these capacitors should be as close as possible to the IC. Table 25 shows the recommended capacitor vendors.

**Table 25. Recommended Capacitor Vendors** 

| Manufacturer | Website         |
|--------------|-----------------|
| Murata       | www.murata.com  |
| AVX          | www.avx.com     |
| Taiyo Yuden  | www.t-yuden.com |

#### **Inductor Selection**

An inductor of  $4.7\mu H$  to  $10\mu H$  with low DCR can be selected for the boost converter. To decide the current rating of the inductor required for the application, the following equation can be used to estimate the peak inductor current IPEAK in continuous conduction mode (CCM):

$$I_{PEAK} = \frac{V_{OUT(MAX)} \times I_{OUT(MAX)}}{V_{IN(MIN)} \times \eta} + \frac{V_{IN(MIN)}}{2L \times F_{SW}} \times \left(1 - \frac{V_{IN(MIN)}}{V_{OUT(MAX)}}\right)$$

where  $V_{OUT(MAX)}$  is the maximum output voltage,  $V_{IN(MIN)}$  is the minimum input voltage,  $I_{OUT(MAX)}$  is the maximum output current,  $F_{SW}$  is the boost converter's switching frequency, L is the inductor value,  $\eta$  is the boost converter's efficiency under that condition. Table 26 shows recommended inductors under different application conditions.

**Table 26. Recommended Inductors** 

| Value<br>(µH) | Manufacturer | Inductor Part Number | DCR<br>(Ω) | Saturation Current (A) | EIA Size<br>(mm) |
|---------------|--------------|----------------------|------------|------------------------|------------------|
| 6.8           | ECS INC.     | ECS-MPI4040R4-6R8-R  | 0.091      | 3.2                    | 4.0 x 4.0 x 1.8  |
| 6.8           | CYNTEC       | CMLB051H-6R8MS       | 0.125      | 3.4                    | 5.4 x 5.2 x 1.8  |

#### **Schottky Diode Selection**

Using a schottky diode is recommended because of its low forward voltage drop and fast reverse recovery time. The average current rating of the schottky diode should exceed the maximum output current, and its peak current rating should exceed the peak inductor current. Its voltage rating should also exceed the OVP setting. Table 27 shows the recommended schottky diode.

**Table 27. Recommended Schottky Diode** 

| Application | Schottky Diode<br>Part Number | Forward Voltage<br>(V) | Forward Current (A) | Reverse Voltage<br>(V) | Manufacturer |  |
|-------------|-------------------------------|------------------------|---------------------|------------------------|--------------|--|
| All         | PMEG6010CEGWX                 | 0.57                   | 1                   | 60                     | Nexperia     |  |

#### **Capacitor Selection for Dual Output Bias**

Small size ceramic capacitors with low ESR are ideal for all applications. A  $10\mu\text{F}$  output capacitor at REG are suggested. Higher capacitor values can be used to improve the load transient response. The voltage rating of these capacitors should exceed the maximum possible voltage at the corresponding pins, and these capacitors should be as close as possible to the IC.

January 2022 - Revision 04b Page 34 of 37 Company Confidential



#### Flying Capacitor Selection for Bias

The charge pump needs an external flying capacitor. The minimum value for smartphone application is  $4.7\mu F$  and  $10\mu F$  for tablet application. Special care must be taken while choosing the flying capacitor as it will directly impact the output voltage accuracy and load regulation performance.

#### **Inductor Selection for Dual Output Bias**

An inductor in the range of 2.2µH to 10µH with low DCR can be selected for the boost converter. To estimate the inductance required for applications, calculate the maximum input average current as the following

$$I_{IN(MAX)} = \frac{V_{OUT} \cdot I_{OUT(MAX)}}{V_{IN} \cdot \eta}$$

Where, η is the converter efficiency and can be approximated as 90% for the typical case. In order to have smaller current ripple (to improve efficiency and minimize output voltage ripple), larger inductance will be required. If inductor ripple current needs to be less than 40% of the average input current, then

$$\Delta I_L = \frac{V_{IN} \cdot D \cdot T_S}{L} \le 40\% \cdot \frac{V_{OUT} \cdot I_{OUT(MAX)}}{V_{IN} \cdot \eta}$$

Where duty cycle can be estimated as

$$D = \frac{V_{OUT} - V_{IN}}{V_{OUT}}$$

Then

$$\Delta I_L = \frac{V_{\mathit{IN}} \cdot (V_{\mathit{OUT}} - V_{\mathit{IN}}) \cdot T_{\mathit{S}}}{L \cdot V_{\mathit{OUT}}} \leq 40\% \cdot \frac{V_{\mathit{OUT}} \cdot I_{\mathit{OUT}(\mathit{MAX})}}{V_{\mathit{IN}} \cdot \eta}$$

Therefore, the inductance can be calculated as

$$L \ge \frac{V_{IN}^2 \cdot (V_{OUT} - V_{IN}) \cdot \eta}{40\% \cdot V_{OUT}^2 \cdot I_{OUT(MAX)} \cdot f_S}$$

Where, fs is the switching frequency of the boost converter.



**Table 28. Recommended Inductor Part Numbers** 

| Value<br>(µH) | Manufacturer | Inductor<br>Part Number | DCR<br>(Ω) | Saturation Current (A) | EIA Size<br>(mm) |
|---------------|--------------|-------------------------|------------|------------------------|------------------|
| 2.2           | Toko         | DFE201612P-2R2M         | 0.12       | 2.1                    | 2 x 1.6 x 1.0    |
| 2.2           | CYCTEC       | HMLQ25201T-2R2MSR       | 0.102      | 3                      | 2.5 x 2.0 x 1.0  |

#### **Recommended PCB Layout**

PCB layout is very important for high frequency switching regulators in order to keep the loop stable and minimize noise. The input capacitor ( $C_{IN}$ ) should be very close to the IC's VIN pin and PGND pin in order to get the best decoupling. The path between the inductor, LX pin, schottky diode and the output capacitor ( $C_{OUT}$ ) should be kept as short as possible to minimize noise and ringing. To reduce power loss, the trace through the inductor, LX pin, schottky diode and  $C_{OUT}$  should be as short and wide as possible. Both input and output capacitors' GND terminals should be connected together on the PCB top layer and on the bottom layer GND plane.



Figure 8. Recommended PCB Layout

January 2022 - Revision 04b Page 36 of 37 Company Confidential



# **Packaging Information**

#### WLCSP47-28 (1.730mm x 2.920mm x 0.620mm)



#### **Recommended Footprint**

#### (NSMD Pad Type)



Kinetic Technologies cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Kinetic Technologies product. No intellectual property or circuit patent licenses are implied. Kinetic Technologies reserves the right to change the circuitry and specifications without notice at any time.